Institute of Nano Electronic Engineering

Universiti Malaysia Perlis

  • Facebook
  • Instagram
  • Twitter
  • YouTube
  • About Us
    • Background
    • Mission and Vision
    • Organization
    • Client’s Charter
    • Corporate Video
    • Our Expertise
    • Acknowledgement
    • Brochures
  • Academics
    • Master of Science
    • Doctor of Philosophy
    • Postgraduate Students
    • Alumni
  • Research
    • Research Activities
      • Research Areas
      • Research Focus
      • Research Projects
        • Products
      • Collaborations
      • Publications
        • Scoreboard
    • Research Facilities
  • Contact Us
    • Staff Directory
    • Feedback
  • Gallery
    • Video
    • Audio
  • Download
    • Archive
    • Publications
    • Forms
    • OBE Awareness
    • Reports
  • Quick Links
    • Support Links
    • FAQ
    • Sitemap
    • Faculty
    • Other Departments
    • Events
You are here: Home / Publications / Numerical Simulation on the Impact of Back Gate Voltage in Thin Body and Thin Buried Oxide of Silicon on Insulator (SOI) MOSFETs

Numerical Simulation on the Impact of Back Gate Voltage in Thin Body and Thin Buried Oxide of Silicon on Insulator (SOI) MOSFETs

December 1, 2023 By Editor

Abstract – Silicon-on-Insulator (SOI) technology provides a solution for controlling Short-Channel Effects (SCEs) and enhancing the performance of Metal-Oxide-Semiconductor Field-Effect Transistors (MOSFETs). However, scaling down SOI MOSFETs to a nanometer scale does not necessarily yield further scaling benefits. Introducing multiple gates, such as a double gate configuration, can effectively mitigate SCEs. Nonetheless, fabricating a flawless double gate structure is an exceedingly challenging endeavor that remains unrealized. The adoption of a back gate bias, with an asymmetrical thickness arrangement between the front and back gates, mimicking the behavior of a double gate, offers an alternative approach. This approach has the potential to modify the electrical characteristics of the device, thus potentially leading to improved control over SCEs. In this study, we employed 2D simulations using Atlas to investigate the influence of back gate biases, namely, -2.0 V, 0 V, and 2.0 V on a 10 nm silicon thickness at the top and a 20 nm buried oxide thickness for n-channel MOSFETs. We focused on key parameters, including threshold voltage (VTh), Drain Induced Barrier Lowering (DIBL), and Subthreshold Swing (SS). The results demonstrate that a negative back gate bias is the most favorable configuration, as it yields superior performance. This translates into more effectively controlled SCEs across all the parameters of interest.

Corresponding Author: Dr. Mohamad Faris Mohamad Fathil
Corresponding Author’s Email: mohamadfaris@unimap.edu.my

Download: PDF
Link to Publication: https://ijneam.unimap.edu.my/index.php/vol-16-no-4-october-2023

Share this:

  • Click to share on Facebook (Opens in new window) Facebook
  • Click to share on X (Opens in new window) X
  • Click to share on Pinterest (Opens in new window) Pinterest
  • Click to email a link to a friend (Opens in new window) Email
  • More
  • Click to share on Reddit (Opens in new window) Reddit
  • Click to share on LinkedIn (Opens in new window) LinkedIn
  • Click to share on WhatsApp (Opens in new window) WhatsApp
  • Click to print (Opens in new window) Print
  • Click to share on Telegram (Opens in new window) Telegram

Filed Under: Publications Tagged With: Multiple gates MOSFETs, Negative back gate bias MOSFETs, SOI MOSFETs

NEWS @ INEE

  • NanoRoadshow Biotech Exploration – STI 100 Scientists: 100 Schools: 100 Days MOSTI
  • Visit to the Faculty of Science and Trace Analysis and Biosensor COE, Prince of Songkla University
  • Visit and Collaborative Discussion Between INEE, Walailak University, Thailand, and Maejo University Chiang Mai, Thailand
  • Visit by Malaysian Bioeconomy Development Corporation (Bioeconomy Corporation)
  • Staff Retirement Appreciation Ceremony

EVENTS & ACTIVITIES

  • INEE Nano Roadshow – Series 4
  • NanoBiosensor Workshop 2024
  • Invitation To Nanobiosensor Workshop 2024
  • NANO ROADSHOW @ PSNCWU
  • STEM With Community at FESTKON UniMAP 2023
Privacy Policy | Security Policy | Disclaimer | Sitemap | FAQ | Feedback | User Guide | Download | Postgraduate

Institute of Nano Electronic Engineering, Universiti Malaysia Perlis
Lot 106, 108 & 110, Blok A, Taman Pertiwi Indah,
Jalan Kangar-Alor Setar, Seriab 01000 Kangar, Perlis, Malaysia
Tel: +604-979 8581 Fax: +604-979 8578 Email: webmaster.inee@unimap.edu.my

Copyright © INEE UniMAP

  • Facebook
  • Instagram
  • Twitter
  • YouTube

For best view, please use latest version of Internet Explorer, Mozilla Firefox and Google Chrome with resolution 1280 x 768 and above.

BioNexus Partners (BNP)

QS 5 Stars

myGov

Logo UniMAP

Designed by Mohd Isa from Portal Kerjaya & Sumber Rujukan Malaysia